## TTEEnd System A664 Lab (PCIe) v2.0 The new generation of deterministic Ethernet end system cards for evaluation and testing ## **Key Benefits** - Deterministic Ethernet evaluation and development platform for aviation applications - Three supported traffic classes - o Best-effort Ethernet (IEEE 802.3) - Rate-constrained (ARINC 664 part 7) - Time-triggered traffic (SAE AS6802) - Two full duplex Ethernet ports 100/1000Mbit/s - End System IP based on certifiable TTEEnd System A664 Core IP Pro - Maintain parity with flight grade XMC card solution via a PCIe lab adapter TTEEnd System A664 Lab (PCIe) v2.0 is the new generation of deterministic Ethernet end system cards for laboratory evaluation, development and testing applications, based on our RTCA DO-254 DAL A certifiable TTEEnd System A664 Core IP Pro. It supports three configurable network traffic classes (time-triggered, rate-constrained, best-effort) in parallel on one physical infrastructure with 1 Gbit/s physical link speed. ## **Product Description** TTEEnd System A664 Lab (PCIe) v2.0 is compatible with four-lane PCI Express Gen 3 motherboard edge card slots. It supports Ethernet connectivity via RJ-45 connectors accessed through the front bracket, or alternatively through the rear VME connector. Additional JTAG, IPMI I2C and VITA discrete interfaces are available for debugging and control. It features eight active LEDs to visually indicate key VITA 42 signals and voltage status. Alternatively, DIP switches can toggle the state of their associated LED. This product is intended for deterministic Ethernet evaluation and as a platform for early integration phase in aviation projects inside an air-cooled chassis. TTEthernet® permits the integration of synchronized and non-synchronized functions in Ethernet-based distributed systems. While hard real-time applications enjoy reserved bandwidth, full determinism and delivery jitter below 1 µs by using TTEthernet®, standard IEEE 802.3 Ethernet traffic operates without impact on these time-critical and synchronized functions. ## **Application Fields** - Technology evaluation - Product testing - Architecture development TTEEnd System A664 Lab (PCIe) v2.0, hardware architecture functional block diagram (left), top view (right) | End System Capabilities | <ul> <li>2x 100/1000 Mbit/s full duplex Ethernet ports</li> <li>Configurable Ethernet traffic classes and protocol services: <ul> <li>Time-triggered (SAE AS6802) traffic</li> <li>Rate-constrained (ARINC 664 part 7) traffic</li> <li>Best-effort Ethernet (IEEE 802.3) traffic</li> </ul> </li> <li>256 send VLs, 2048 receive VLs, 1024 send ports, 4096 receive ports</li> <li>2 output memory partitions/access points, 2 input memory partitions/access points</li> <li>Flexible configurable periods (μs granularity)</li> <li>Profiled IP/UDP, sampled and queued COM port network interfaces, handled in hardware</li> <li>DMA support for optimized data throughput performance</li> </ul> | |-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Interfaces | <ul> <li>Ethernet: RJ-45 x3 connectors for data traffic</li> <li>PCIe: x4 (64 pins) standard PCIe edge connector</li> <li>VITA discretes: 16-pin 2x8 header for debugging and control</li> <li>JTAG: standard 14-pin 2x7 header compatible with Xilinx Platform Cable USB II</li> <li>IPMI I2C: standard 10-pin 2x5 header</li> <li>VME: 96 pin connector for GPIO signal access, optional Ethernet data traffic</li> </ul> | | Supported Standards | <ul> <li>ANSI/VITA 42.0-2021</li> <li>ANSI/VITA 46.9-2018 (P16 connector P1w9-X12d+P2w3-X38s+X8d mapping)</li> <li>ANSI/VITA 61.0-2014</li> <li>PCI Express® Base Specification Rev 3.0</li> <li>PCI Express® Card Electromechanical specification Rev 3.0</li> <li>SAE AS6802</li> <li>ARINC 664 part 7</li> <li>IEEE 802.3</li> </ul> | | Dimensions | 201 x 123 x 22 (in mm) | | Weight | 255g | | Power Supply | +3.3 V via PCle interface | | Power Consumption | 6.5W max. | | Environmental Operating Range | <ul><li>Operating Temperature: 0°C to 55°C</li><li>Relative Humidity: 25-90%</li></ul> | | Software Driver Support | TTECOM Driver Linux Ubuntu 20.04 included (other distributions and OS optional) | | Documentation | User Manual Example applications | | Order Number | 13435: TTEnd System A664 Lab (PCle) v2.0, made of: 13434: TTEnd System A664 Lab (XMC) v2.0 14575: XMC To PCle Carrier TTTech | | Recommended products | 13056: TTETools 5 Starter Edition (mandatory for configuration purposes, sold separately) 13057: TTETools 5 Expert Edition | TTTech Europe, Austria (Headquarters) Phone: +43 1 585 34 34-0 TTTech North America Inc. Phone: +1 978 933-7979 TTTech Japan Phone: +81 52 485-5898